OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] - Rev 175

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
138 Change buffering to save one clock per instruction. simont 7725d 01h /8051/trunk/rtl/verilog/
137 change to fit xrom. simont 7725d 06h /8051/trunk/rtl/verilog/
136 registering outputs. simont 7725d 06h /8051/trunk/rtl/verilog/
135 prepared start of receiving if ren is not active. simont 7731d 05h /8051/trunk/rtl/verilog/
134 fix bug in case execution of two data dependent instructions. simont 7731d 05h /8051/trunk/rtl/verilog/
133 fix bug in substraction. simont 7731d 08h /8051/trunk/rtl/verilog/
132 change branch instruction execution (reduse needed clock periods). simont 7734d 23h /8051/trunk/rtl/verilog/
128 chance idat_ir to 24 bit wide simont 7744d 06h /8051/trunk/rtl/verilog/
127 fix bug (cyc_o and stb_o) simont 7744d 06h /8051/trunk/rtl/verilog/
126 define OC8051_XILINX_RAMB added simont 7744d 06h /8051/trunk/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.