OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [asyst_2/] - Rev 83

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7919d 16h /dbg_interface/tags/asyst_2/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7947d 03h /dbg_interface/tags/asyst_2/
50 Revision 1.5 of the document ready. WISHBONE Scan Chain changed. mohor 7947d 04h /dbg_interface/tags/asyst_2/
47 mon_cntl_o signals that controls monitor mux added. mohor 8102d 15h /dbg_interface/tags/asyst_2/
46 Asynchronous reset used instead of synchronous. mohor 8110d 21h /dbg_interface/tags/asyst_2/
45 tdo_padoen_o changed to tdo_padoe_o. Signal is active high. mohor 8117d 17h /dbg_interface/tags/asyst_2/
44 Signal names changed to lower case. mohor 8117d 17h /dbg_interface/tags/asyst_2/
43 Intentional error removed. mohor 8122d 17h /dbg_interface/tags/asyst_2/
42 A block for checking possible simulation/synthesis missmatch added. mohor 8122d 19h /dbg_interface/tags/asyst_2/
41 Function changed to logic because of some synthesis warnings. mohor 8130d 16h /dbg_interface/tags/asyst_2/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.