OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [asyst_2/] [rtl/] - Rev 102

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
71 Mbist support added. simons 7550d 11h /dbg_interface/tags/asyst_2/rtl/
67 Lower two address lines must be always zero. simons 7583d 07h /dbg_interface/tags/asyst_2/rtl/
65 WB_CNTL register added, some syncronization fixes. simons 7584d 06h /dbg_interface/tags/asyst_2/rtl/
63 Three more chains added for cpu debug access. simons 7604d 07h /dbg_interface/tags/asyst_2/rtl/
61 Lapsus fixed. simons 7632d 07h /dbg_interface/tags/asyst_2/rtl/
59 Reset value for riscsel register set to 1. simons 7632d 07h /dbg_interface/tags/asyst_2/rtl/
57 Multiple cpu support added. simons 7632d 08h /dbg_interface/tags/asyst_2/rtl/
53 Trst active high. Inverted on higher layer. mohor 7899d 06h /dbg_interface/tags/asyst_2/rtl/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7899d 06h /dbg_interface/tags/asyst_2/rtl/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7926d 18h /dbg_interface/tags/asyst_2/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.