OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [old_debug/] [rtl/] [verilog/] - Rev 51

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
25 trst signal is synchronized to wb_clk_i. mohor 8260d 08h /dbg_interface/tags/old_debug/rtl/verilog/
23 Trace disabled by default. mohor 8267d 12h /dbg_interface/tags/old_debug/rtl/verilog/
22 Register length fixed. mohor 8267d 12h /dbg_interface/tags/old_debug/rtl/verilog/
21 CRC is returned when chain selection data is transmitted. mohor 8268d 08h /dbg_interface/tags/old_debug/rtl/verilog/
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8269d 11h /dbg_interface/tags/old_debug/rtl/verilog/
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8281d 11h /dbg_interface/tags/old_debug/rtl/verilog/
18 Reset signals are not combined any more. mohor 8283d 20h /dbg_interface/tags/old_debug/rtl/verilog/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8307d 10h /dbg_interface/tags/old_debug/rtl/verilog/
15 bs_chain_o added. mohor 8309d 11h /dbg_interface/tags/old_debug/rtl/verilog/
13 Signal names changed to lowercase. mohor 8310d 11h /dbg_interface/tags/old_debug/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.