OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_19/] [bench/] - Rev 117

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
80 New version of the debug interface. Not finished, yet. mohor 7491d 11h /dbg_interface/tags/rel_19/bench/
75 Simulation files. mohor 7552d 09h /dbg_interface/tags/rel_19/bench/
73 CRC logic changed. mohor 7552d 09h /dbg_interface/tags/rel_19/bench/
63 Three more chains added for cpu debug access. simons 7608d 12h /dbg_interface/tags/rel_19/bench/
47 mon_cntl_o signals that controls monitor mux added. mohor 8086d 11h /dbg_interface/tags/rel_19/bench/
38 Few outputs for boundary scan chain added. mohor 8142d 11h /dbg_interface/tags/rel_19/bench/
36 Structure changed. Hooks for jtag chain added. mohor 8146d 10h /dbg_interface/tags/rel_19/bench/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8286d 14h /dbg_interface/tags/rel_19/bench/
15 bs_chain_o added. mohor 8288d 15h /dbg_interface/tags/rel_19/bench/
13 Signal names changed to lowercase. mohor 8289d 15h /dbg_interface/tags/rel_19/bench/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.