OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_19/] [rtl/] - Rev 106

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
77 MBIST chain connection fixed. mohor 7564d 11h /dbg_interface/tags/rel_19/rtl/
73 CRC logic changed. mohor 7564d 13h /dbg_interface/tags/rel_19/rtl/
71 Mbist support added. simons 7566d 19h /dbg_interface/tags/rel_19/rtl/
67 Lower two address lines must be always zero. simons 7599d 15h /dbg_interface/tags/rel_19/rtl/
65 WB_CNTL register added, some syncronization fixes. simons 7600d 14h /dbg_interface/tags/rel_19/rtl/
63 Three more chains added for cpu debug access. simons 7620d 15h /dbg_interface/tags/rel_19/rtl/
61 Lapsus fixed. simons 7648d 15h /dbg_interface/tags/rel_19/rtl/
59 Reset value for riscsel register set to 1. simons 7648d 15h /dbg_interface/tags/rel_19/rtl/
57 Multiple cpu support added. simons 7648d 17h /dbg_interface/tags/rel_19/rtl/
53 Trst active high. Inverted on higher layer. mohor 7915d 15h /dbg_interface/tags/rel_19/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.