OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [bench/] [verilog/] - Rev 114

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
63 Three more chains added for cpu debug access. simons 7610d 05h /dbg_interface/tags/rel_21/bench/verilog/
47 mon_cntl_o signals that controls monitor mux added. mohor 8088d 04h /dbg_interface/tags/rel_21/bench/verilog/
38 Few outputs for boundary scan chain added. mohor 8144d 04h /dbg_interface/tags/rel_21/bench/verilog/
36 Structure changed. Hooks for jtag chain added. mohor 8148d 03h /dbg_interface/tags/rel_21/bench/verilog/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8288d 07h /dbg_interface/tags/rel_21/bench/verilog/
15 bs_chain_o added. mohor 8290d 08h /dbg_interface/tags/rel_21/bench/verilog/
13 Signal names changed to lowercase. mohor 8291d 08h /dbg_interface/tags/rel_21/bench/verilog/
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8292d 09h /dbg_interface/tags/rel_21/bench/verilog/
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8313d 04h /dbg_interface/tags/rel_21/bench/verilog/
9 Working version. Few bugs fixed, comments added. mohor 8317d 08h /dbg_interface/tags/rel_21/bench/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.