OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [bench/] [verilog/] - Rev 117

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
80 New version of the debug interface. Not finished, yet. mohor 7493d 05h /dbg_interface/tags/rel_21/bench/verilog/
75 Simulation files. mohor 7554d 03h /dbg_interface/tags/rel_21/bench/verilog/
73 CRC logic changed. mohor 7554d 03h /dbg_interface/tags/rel_21/bench/verilog/
63 Three more chains added for cpu debug access. simons 7610d 05h /dbg_interface/tags/rel_21/bench/verilog/
47 mon_cntl_o signals that controls monitor mux added. mohor 8088d 04h /dbg_interface/tags/rel_21/bench/verilog/
38 Few outputs for boundary scan chain added. mohor 8144d 05h /dbg_interface/tags/rel_21/bench/verilog/
36 Structure changed. Hooks for jtag chain added. mohor 8148d 04h /dbg_interface/tags/rel_21/bench/verilog/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8288d 08h /dbg_interface/tags/rel_21/bench/verilog/
15 bs_chain_o added. mohor 8290d 09h /dbg_interface/tags/rel_21/bench/verilog/
13 Signal names changed to lowercase. mohor 8291d 09h /dbg_interface/tags/rel_21/bench/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.