OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [bench/] [verilog/] - Rev 134

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
91 tmp version. mohor 7476d 06h /dbg_interface/tags/rel_21/bench/verilog/
90 tmp version. mohor 7477d 00h /dbg_interface/tags/rel_21/bench/verilog/
89 temp4 version. mohor 7478d 06h /dbg_interface/tags/rel_21/bench/verilog/
88 temp3 version. mohor 7479d 01h /dbg_interface/tags/rel_21/bench/verilog/
87 tmp2 version. mohor 7480d 06h /dbg_interface/tags/rel_21/bench/verilog/
80 New version of the debug interface. Not finished, yet. mohor 7493d 04h /dbg_interface/tags/rel_21/bench/verilog/
75 Simulation files. mohor 7554d 02h /dbg_interface/tags/rel_21/bench/verilog/
73 CRC logic changed. mohor 7554d 02h /dbg_interface/tags/rel_21/bench/verilog/
63 Three more chains added for cpu debug access. simons 7610d 04h /dbg_interface/tags/rel_21/bench/verilog/
47 mon_cntl_o signals that controls monitor mux added. mohor 8088d 04h /dbg_interface/tags/rel_21/bench/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.