OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [rtl/] [verilog/] - Rev 101

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
67 Lower two address lines must be always zero. simons 7627d 21h /dbg_interface/tags/rel_21/rtl/verilog/
65 WB_CNTL register added, some syncronization fixes. simons 7628d 21h /dbg_interface/tags/rel_21/rtl/verilog/
63 Three more chains added for cpu debug access. simons 7648d 21h /dbg_interface/tags/rel_21/rtl/verilog/
61 Lapsus fixed. simons 7676d 21h /dbg_interface/tags/rel_21/rtl/verilog/
59 Reset value for riscsel register set to 1. simons 7676d 21h /dbg_interface/tags/rel_21/rtl/verilog/
57 Multiple cpu support added. simons 7676d 23h /dbg_interface/tags/rel_21/rtl/verilog/
53 Trst active high. Inverted on higher layer. mohor 7943d 21h /dbg_interface/tags/rel_21/rtl/verilog/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7943d 21h /dbg_interface/tags/rel_21/rtl/verilog/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7971d 08h /dbg_interface/tags/rel_21/rtl/verilog/
47 mon_cntl_o signals that controls monitor mux added. mohor 8126d 20h /dbg_interface/tags/rel_21/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.