OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [branches/] [unneback/] [rtl/] - Rev 63

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8183d 04h /ethmac/branches/unneback/rtl/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8192d 06h /ethmac/branches/unneback/rtl/
37 Link in the header changed. mohor 8192d 06h /ethmac/branches/unneback/rtl/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8241d 01h /ethmac/branches/unneback/rtl/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8241d 06h /ethmac/branches/unneback/rtl/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8241d 06h /ethmac/branches/unneback/rtl/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8263d 02h /ethmac/branches/unneback/rtl/
24 Log file added. mohor 8288d 05h /ethmac/branches/unneback/rtl/
23 Number of addresses (wb_adr_i) minimized. mohor 8288d 05h /ethmac/branches/unneback/rtl/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8288d 08h /ethmac/branches/unneback/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.