OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_23/] [rtl/] [verilog/] - Rev 70

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8151d 05h /ethmac/tags/rel_23/rtl/verilog/
46 HASH0 and HASH1 registers added. mohor 8151d 05h /ethmac/tags/rel_23/rtl/verilog/
43 Tx status is written back to the BD. mohor 8152d 13h /ethmac/tags/rel_23/rtl/verilog/
42 Rx status is written back to the BD. mohor 8155d 06h /ethmac/tags/rel_23/rtl/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8157d 08h /ethmac/tags/rel_23/rtl/verilog/
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8158d 06h /ethmac/tags/rel_23/rtl/verilog/
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8162d 10h /ethmac/tags/rel_23/rtl/verilog/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8171d 12h /ethmac/tags/rel_23/rtl/verilog/
37 Link in the header changed. mohor 8171d 12h /ethmac/tags/rel_23/rtl/verilog/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8220d 07h /ethmac/tags/rel_23/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.