OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_26/] [rtl/] [verilog/] - Rev 62

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8155d 20h /ethmac/tags/rel_26/rtl/verilog/
37 Link in the header changed. mohor 8155d 20h /ethmac/tags/rel_26/rtl/verilog/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8204d 16h /ethmac/tags/rel_26/rtl/verilog/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8204d 20h /ethmac/tags/rel_26/rtl/verilog/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8204d 21h /ethmac/tags/rel_26/rtl/verilog/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8226d 17h /ethmac/tags/rel_26/rtl/verilog/
24 Log file added. mohor 8251d 19h /ethmac/tags/rel_26/rtl/verilog/
23 Number of addresses (wb_adr_i) minimized. mohor 8251d 20h /ethmac/tags/rel_26/rtl/verilog/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8251d 22h /ethmac/tags/rel_26/rtl/verilog/
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8252d 19h /ethmac/tags/rel_26/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.