OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [runing_under_uclinux/] [rtl/] [verilog/] - Rev 73

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
50 checks destination address for Unicast, Multicast and Broadcast ops billditt 8142d 18h /ethmac/tags/runing_under_uclinux/rtl/verilog/
48 RxOverRun added to statuses. mohor 8144d 20h /ethmac/tags/runing_under_uclinux/rtl/verilog/
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8144d 20h /ethmac/tags/runing_under_uclinux/rtl/verilog/
46 HASH0 and HASH1 registers added. mohor 8144d 20h /ethmac/tags/runing_under_uclinux/rtl/verilog/
43 Tx status is written back to the BD. mohor 8146d 04h /ethmac/tags/runing_under_uclinux/rtl/verilog/
42 Rx status is written back to the BD. mohor 8148d 21h /ethmac/tags/runing_under_uclinux/rtl/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8150d 23h /ethmac/tags/runing_under_uclinux/rtl/verilog/
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8151d 20h /ethmac/tags/runing_under_uclinux/rtl/verilog/
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8156d 00h /ethmac/tags/runing_under_uclinux/rtl/verilog/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8165d 02h /ethmac/tags/runing_under_uclinux/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.