OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [sw/] [example/] - Rev 38

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
15 updated to HW version 1.3.5.0
see changelog in NEORV32.pdf for more information
zero_gravity 1448d 14h /neorv32/trunk/sw/example/
14 update to HW version 1.3.0.0
see changelog in NEORV32.pdf for more information
zero_gravity 1452d 19h /neorv32/trunk/sw/example/
13 updates, optimizations and bug fixes; see changelog in NEORV32.pdf zero_gravity 1456d 12h /neorv32/trunk/sw/example/
12 Processor version 1.2.0.5 - see changelog in NEORV32.pdf zero_gravity 1457d 18h /neorv32/trunk/sw/example/
11 new hardware version, see changelog in NEORV32.pdf zero_gravity 1467d 13h /neorv32/trunk/sw/example/
8 added missing FENCE instruction; added optional Zifencei CPU extension zero_gravity 1471d 11h /neorv32/trunk/sw/example/
7 removed "mtinst" CSR since it is not ratified yet by the RISC-V specs zero_gravity 1471d 14h /neorv32/trunk/sw/example/
6 new processor version: 1.0.0.0 -> increased performance; debugged errors; processor now passes risc-v compliance tests; see changelog for more information zero_gravity 1472d 10h /neorv32/trunk/sw/example/
3 general updates, see changelog in NEORV32.pdf for more information zero_gravity 1482d 13h /neorv32/trunk/sw/example/
2 - initial commit zero_gravity 1483d 14h /neorv32/trunk/sw/example/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.