OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 485

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
465 ORPSoC SPI flash load Makefile and README updates. julius 4895d 21h /openrisc/
464 More ORPmon updates. julius 4895d 22h /openrisc/
463 ORPmon update julius 4896d 00h /openrisc/
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4896d 05h /openrisc/
461 Updated to be much stricter about usage. jeremybennett 4898d 01h /openrisc/
460 Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. jeremybennett 4898d 02h /openrisc/
459 Add option to bld-all.sh to explicitly set control load of make, and fix typos. julius 4898d 08h /openrisc/
458 or1ksim testsuite updates julius 4899d 06h /openrisc/
457 or1ksim - couple of ethernet peripheral updates, fixup of ethernet regression test so all tests pass again. julius 4907d 21h /openrisc/
456 ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. julius 4907d 22h /openrisc/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.