OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.1rc1/] [cpu/] [common/] - Rev 840

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
124 Overflow handling now in line with architecture manual. Tests added. jeremybennett 5136d 06h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
121 Adds exception handling to l.jalr and l.jr. Adds appropriate tests. jeremybennett 5137d 07h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5138d 04h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
112 Tidy ups to Ethernet test fixes. new tests for l.add. Fixes so l.add computes overflow correctly, and generates a range exception if the the OVE bit is set in the supervision register. jeremybennett 5142d 07h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5157d 08h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
100 Single precision FPU stuff for or1ksim julius 5157d 11h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5163d 10h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5177d 16h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
96 Various changes which had not been picked up in earlier commits. jeremybennett 5178d 17h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/
91 Tidy up of some obsolete configuration code. jeremybennett 5191d 06h /openrisc/tags/or1ksim/or1ksim-0.5.1rc1/cpu/common/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.