OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] - Rev 590

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
570 Fix white space in ethmac headers olof 4724d 10h /openrisc/trunk/
569 Added AM_SILENT_RULES for nicer builds olof 4734d 13h /openrisc/trunk/
568 OPRSoC - adding Xilinx Xtreme DSP Spartan-3A 1800A board port and documentation julius 4740d 18h /openrisc/trunk/
567 ORPSoC ethmac test and diagnosis software program updates. julius 4740d 21h /openrisc/trunk/
566 or1ksim/eth: Fix ethernet file I/O on 64-bit machines stekern 4750d 09h /openrisc/trunk/
565 Fixes to gdbserver, updated tests for newlib. jeremybennett 4752d 10h /openrisc/trunk/
564 Update docs for new modules sub directory olof 4753d 06h /openrisc/trunk/
563 Search for external cores in <board>/modules path olof 4753d 07h /openrisc/trunk/
562 ORPSoC - board modelsim makefile tab/space fixup julius 4760d 15h /openrisc/trunk/
561 or1ksim - timer module, spr-defs.h re-bugfix julius 4760d 15h /openrisc/trunk/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.