OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [cpu/] [or1k/] - Rev 539

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
224 Add new library functions and modify existing ones. Change the parameter type enumarations to upper case. New (simplified and corrected) config file parsing. No include files or default sim.cfg. jeremybennett 5101d 06h /openrisc/trunk/or1ksim/cpu/or1k/
220 Updated library interface to take a full command line (this will break all old code). Added -q/--quiet and --report-memory-errors flags to command line. Fixed all tests to match this. jeremybennett 5107d 21h /openrisc/trunk/or1ksim/cpu/or1k/
121 Adds exception handling to l.jalr and l.jr. Adds appropriate tests. jeremybennett 5146d 23h /openrisc/trunk/or1ksim/cpu/or1k/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5147d 20h /openrisc/trunk/or1ksim/cpu/or1k/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5167d 00h /openrisc/trunk/or1ksim/cpu/or1k/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5173d 02h /openrisc/trunk/or1ksim/cpu/or1k/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5187d 08h /openrisc/trunk/or1ksim/cpu/or1k/
96 Various changes which had not been picked up in earlier commits. jeremybennett 5188d 09h /openrisc/trunk/or1ksim/cpu/or1k/
91 Tidy up of some obsolete configuration code. jeremybennett 5200d 22h /openrisc/trunk/or1ksim/cpu/or1k/
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5200d 23h /openrisc/trunk/or1ksim/cpu/or1k/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.