OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sim/] [bin/] - Rev 506

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
351 OR1200 with icarus fixed up. MMu test fix, remove testfloat elf, adding new arbiter and RAM, may break verilator compatibility... TODO julius 5032d 17h /openrisc/trunk/orpsocv2/sim/bin/
348 First stage of ORPSoCv2 update - more to come julius 5032d 21h /openrisc/trunk/orpsocv2/sim/bin/
78 Fixed typo in Silos workaround script rherveille 5185d 16h /openrisc/trunk/orpsocv2/sim/bin/
77 Added support for Silvaco's Silos simulator
Added workaround for Silos's exit code behaviour
rherveille 5185d 17h /openrisc/trunk/orpsocv2/sim/bin/
76 Added: +libext+.v
Added: +incdir+.
rherveille 5186d 16h /openrisc/trunk/orpsocv2/sim/bin/
70 ORPSoC cycle accurate trace generation now compatible with latest version of Verilator \(3.800\) - This will break VCD generation on systems which earlier verilator versions\! julius 5233d 06h /openrisc/trunk/orpsocv2/sim/bin/
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5233d 07h /openrisc/trunk/orpsocv2/sim/bin/
68 Fixed up a couple of Makefile things in ORPSoCv2 julius 5235d 23h /openrisc/trunk/orpsocv2/sim/bin/
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5236d 02h /openrisc/trunk/orpsocv2/sim/bin/
66 Fixed the simulator-assisted printf l.nop in cycle accurate, and supporting software. julius 5256d 00h /openrisc/trunk/orpsocv2/sim/bin/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.