OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_42/] [or1ksim/] [cpu/] - Rev 296

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
232 Now checks getentry() returns valid result erez 8299d 15h /or1k/tags/nog_patch_42/or1ksim/cpu/
231 Removed redundant OPERAND_DELIM (conflicted with other file) erez 8299d 15h /or1k/tags/nog_patch_42/or1ksim/cpu/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8299d 21h /or1k/tags/nog_patch_42/or1ksim/cpu/
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8327d 00h /or1k/tags/nog_patch_42/or1ksim/cpu/
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8340d 16h /or1k/tags/nog_patch_42/or1ksim/cpu/
196 Configuration SPRs added. simons 8346d 12h /or1k/tags/nog_patch_42/or1ksim/cpu/
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8347d 05h /or1k/tags/nog_patch_42/or1ksim/cpu/
184 modified decode for trace debugging chris 8348d 02h /or1k/tags/nog_patch_42/or1ksim/cpu/
183 changed special case for PICSR chris 8348d 02h /or1k/tags/nog_patch_42/or1ksim/cpu/
182 updated exception handling procedures chris 8348d 02h /or1k/tags/nog_patch_42/or1ksim/cpu/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.