OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_18/] [or1200/] [rtl/] - Rev 1217

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1129 Added Altera LPM RAMs. Changed generic RAM output when OE inactive. lampret 7795d 15h /or1k/tags/rel_18/or1200/rtl/
1112 Updated sensitivity list for trace buffer [only relevant for Xilinx FPGAs] lampret 7870d 13h /or1k/tags/rel_18/or1200/rtl/
1104 Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional. lampret 7915d 08h /or1k/tags/rel_18/or1200/rtl/
1083 SB mem width fixed. simons 7947d 03h /or1k/tags/rel_18/or1200/rtl/
1079 RAMs wrong connected to the BIST scan chain. mohor 7956d 00h /or1k/tags/rel_18/or1200/rtl/
1078 Previous check-in was done by mistake. mohor 7956d 01h /or1k/tags/rel_18/or1200/rtl/
1077 Signal scanb_sen renamed to scanb_en. mohor 7956d 02h /or1k/tags/rel_18/or1200/rtl/
1069 Signal scanb_eni renamed to scanb_en mohor 7959d 18h /or1k/tags/rel_18/or1200/rtl/
1063 Added BIST scan. Special VS RAMs need to be used to implement BIST. lampret 7966d 21h /or1k/tags/rel_18/or1200/rtl/
1055 Removed obsolete comment. lampret 7998d 13h /or1k/tags/rel_18/or1200/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.