OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_20/] [or1200/] - Rev 1129

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 8005d 12h /or1k/tags/rel_20/or1200/
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 8005d 14h /or1k/tags/rel_20/or1200/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 8012d 11h /or1k/tags/rel_20/or1200/
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 8018d 10h /or1k/tags/rel_20/or1200/
993 Fixed IMMU bug. lampret 8018d 10h /or1k/tags/rel_20/or1200/
984 Disable SB until it is tested lampret 8021d 15h /or1k/tags/rel_20/or1200/
977 Added store buffer. lampret 8021d 17h /or1k/tags/rel_20/or1200/
962 Fixed Xilinx trace buffer address. REported by Taylor Su. lampret 8025d 07h /or1k/tags/rel_20/or1200/
960 Directory cleanup. lampret 8025d 07h /or1k/tags/rel_20/or1200/
958 Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run. lampret 8026d 06h /or1k/tags/rel_20/or1200/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.