OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] - Rev 776

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8221d 02h /or1k/tags/rel_21/or1200/rtl/verilog/
536 Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be. lampret 8227d 08h /or1k/tags/rel_21/or1200/rtl/verilog/
512 Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target. lampret 8231d 11h /or1k/tags/rel_21/or1200/rtl/verilog/
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8232d 00h /or1k/tags/rel_21/or1200/rtl/verilog/
402 Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32 lampret 8262d 04h /or1k/tags/rel_21/or1200/rtl/verilog/
401 *** empty log message *** simons 8265d 14h /or1k/tags/rel_21/or1200/rtl/verilog/
400 force_dslot_fetch does not work - allways zero. simons 8265d 14h /or1k/tags/rel_21/or1200/rtl/verilog/
399 Trap insn couses break after exits ex_insn. simons 8265d 14h /or1k/tags/rel_21/or1200/rtl/verilog/
391 Fixed except_stop width and fixed EX PC for 1400444f no-ops. lampret 8268d 09h /or1k/tags/rel_21/or1200/rtl/verilog/
390 Changed instantiation name of VS RAMs. lampret 8268d 11h /or1k/tags/rel_21/or1200/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.