OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog/] - Rev 942

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
663 No longer using async rst as sync reset for the counter. lampret 8174d 14h /or1k/tags/rel_21/or1200/rtl/verilog/
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8175d 11h /or1k/tags/rel_21/or1200/rtl/verilog/
636 Fixed combinational loops. lampret 8184d 19h /or1k/tags/rel_21/or1200/rtl/verilog/
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8189d 14h /or1k/tags/rel_21/or1200/rtl/verilog/
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8194d 07h /or1k/tags/rel_21/or1200/rtl/verilog/
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8198d 01h /or1k/tags/rel_21/or1200/rtl/verilog/
596 SR[TEE] should be zero after reset. lampret 8198d 06h /or1k/tags/rel_21/or1200/rtl/verilog/
595 Fixed 'the NPC single-step fix'. lampret 8199d 01h /or1k/tags/rel_21/or1200/rtl/verilog/
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8199d 07h /or1k/tags/rel_21/or1200/rtl/verilog/
573 Fixed module name when compiling with OR1200_XILINX_RAM32X1D lampret 8202d 09h /or1k/tags/rel_21/or1200/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.