OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] - Rev 820

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8143d 17h /or1k/tags/rel_25/
797 Changed hardcoded address for fake MC to use a define. lampret 8143d 18h /or1k/tags/rel_25/
796 Removed unused ports wb_clki and wb_rst_i lampret 8143d 18h /or1k/tags/rel_25/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8143d 23h /or1k/tags/rel_25/
794 Added again just recently removed full_case directive lampret 8143d 23h /or1k/tags/rel_25/
793 Added synthesis off/on for timescale.v included file. lampret 8143d 23h /or1k/tags/rel_25/
792 Fixed port names that changed. lampret 8143d 23h /or1k/tags/rel_25/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8143d 23h /or1k/tags/rel_25/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8143d 23h /or1k/tags/rel_25/
789 Added response from memory controller (addr 0x60000000) lampret 8144d 00h /or1k/tags/rel_25/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.