OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] - Rev 825

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
803 Free irq handler fixed. simons 8165d 01h /or1k/tags/rel_25/
802 Cache and tick timer tests fixed. simons 8166d 12h /or1k/tags/rel_25/
801 l.muli instruction added markom 8168d 08h /or1k/tags/rel_25/
800 Bug fixed. simons 8169d 06h /or1k/tags/rel_25/
799 Wrapping around 512k boundary to simulate real hw. simons 8172d 23h /or1k/tags/rel_25/
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8172d 23h /or1k/tags/rel_25/
797 Changed hardcoded address for fake MC to use a define. lampret 8173d 01h /or1k/tags/rel_25/
796 Removed unused ports wb_clki and wb_rst_i lampret 8173d 01h /or1k/tags/rel_25/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8173d 05h /or1k/tags/rel_25/
794 Added again just recently removed full_case directive lampret 8173d 05h /or1k/tags/rel_25/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.