OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] [or1200/] [rtl/] - Rev 536

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
353 Cashes disabled. simons 8272d 23h /or1k/tags/rel_25/or1200/rtl/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8274d 02h /or1k/tags/rel_25/or1200/rtl/
351 Fixed some l.trap typos. lampret 8274d 04h /or1k/tags/rel_25/or1200/rtl/
350 For GDB changed single stepping and disabled trap exception. lampret 8274d 05h /or1k/tags/rel_25/or1200/rtl/
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8279d 04h /or1k/tags/rel_25/or1200/rtl/
337 Fixed tick timer interrupt reporting by using TTCR[IP] bit. lampret 8279d 04h /or1k/tags/rel_25/or1200/rtl/
328 Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports. lampret 8280d 12h /or1k/tags/rel_25/or1200/rtl/
316 Fixed exceptions. lampret 8282d 10h /or1k/tags/rel_25/or1200/rtl/
271 Added missing endif lampret 8286d 23h /or1k/tags/rel_25/or1200/rtl/
265 Modified virtual silicon instantiations. lampret 8289d 19h /or1k/tags/rel_25/or1200/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.