OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] - Rev 1172

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1055 Removed obsolete comment. lampret 7957d 08h /or1k/tags/rel_26/or1200/rtl/
1054 Fixed a combinational loop. lampret 7957d 08h /or1k/tags/rel_26/or1200/rtl/
1053 Disabled cache inhibit atttribute. lampret 7957d 08h /or1k/tags/rel_26/or1200/rtl/
1038 Fixed a typo, reported by Taylor Su. lampret 7964d 15h /or1k/tags/rel_26/or1200/rtl/
1035 Added optional l.div/l.divu insns. By default they are disabled. lampret 7965d 05h /or1k/tags/rel_26/or1200/rtl/
1033 If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY]. lampret 7965d 16h /or1k/tags/rel_26/or1200/rtl/
1032 Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS. lampret 7966d 05h /or1k/tags/rel_26/or1200/rtl/
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 7969d 10h /or1k/tags/rel_26/or1200/rtl/
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7969d 13h /or1k/tags/rel_26/or1200/rtl/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7976d 09h /or1k/tags/rel_26/or1200/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.