OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_27/] [or1200/] - Rev 1779

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1131 Added another pipe stage to match gmult. One day second pipe in amult and gmult might be removed to get better performance. lampret 7787d 08h /or1k/tags/rel_27/or1200/
1130 RFRAM type always need to be defined. lampret 7787d 08h /or1k/tags/rel_27/or1200/
1129 Added Altera LPM RAMs. Changed generic RAM output when OE inactive. lampret 7787d 08h /or1k/tags/rel_27/or1200/
1112 Updated sensitivity list for trace buffer [only relevant for Xilinx FPGAs] lampret 7862d 06h /or1k/tags/rel_27/or1200/
1104 Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional. lampret 7907d 01h /or1k/tags/rel_27/or1200/
1083 SB mem width fixed. simons 7938d 20h /or1k/tags/rel_27/or1200/
1079 RAMs wrong connected to the BIST scan chain. mohor 7947d 17h /or1k/tags/rel_27/or1200/
1078 Previous check-in was done by mistake. mohor 7947d 19h /or1k/tags/rel_27/or1200/
1077 Signal scanb_sen renamed to scanb_en. mohor 7947d 19h /or1k/tags/rel_27/or1200/
1069 Signal scanb_eni renamed to scanb_en mohor 7951d 11h /or1k/tags/rel_27/or1200/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.