OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_4/] [or1200/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
791 Fixed some ports in instnatiations that were removed from the modules lampret 8103d 23h /or1k/tags/rel_4/or1200/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8103d 23h /or1k/tags/rel_4/or1200/
788 Some of the warnings fixed. lampret 8104d 00h /or1k/tags/rel_4/or1200/
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8104d 20h /or1k/tags/rel_4/or1200/
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8104d 20h /or1k/tags/rel_4/or1200/
776 Updated defines. lampret 8104d 20h /or1k/tags/rel_4/or1200/
775 Optimized cache controller FSM. lampret 8104d 20h /or1k/tags/rel_4/or1200/
774 Removed old files. lampret 8104d 21h /or1k/tags/rel_4/or1200/
737 Added alternative for critical path in DU. lampret 8119d 15h /or1k/tags/rel_4/or1200/
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8122d 14h /or1k/tags/rel_4/or1200/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.