OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_4/] [or1200/] - Rev 943

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
668 Lapsus fixed. simons 8165d 03h /or1k/tags/rel_4/or1200/
663 No longer using async rst as sync reset for the counter. lampret 8167d 17h /or1k/tags/rel_4/or1200/
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8168d 14h /or1k/tags/rel_4/or1200/
636 Fixed combinational loops. lampret 8177d 23h /or1k/tags/rel_4/or1200/
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8182d 17h /or1k/tags/rel_4/or1200/
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8187d 11h /or1k/tags/rel_4/or1200/
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8191d 04h /or1k/tags/rel_4/or1200/
596 SR[TEE] should be zero after reset. lampret 8191d 09h /or1k/tags/rel_4/or1200/
595 Fixed 'the NPC single-step fix'. lampret 8192d 04h /or1k/tags/rel_4/or1200/
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8192d 11h /or1k/tags/rel_4/or1200/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.