OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_1_0/] - Rev 379

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
359 Added optional sampling of inputs. lampret 8337d 11h /or1k/tags/stable_0_1_0/
358 Fixed virtual silicon single-port rams instantiation. lampret 8337d 11h /or1k/tags/stable_0_1_0/
357 Fixed dbg_is_o assignment width. lampret 8337d 11h /or1k/tags/stable_0_1_0/
356 Break point bug fixed simons 8337d 13h /or1k/tags/stable_0_1_0/
355 uart VAPI model improved; changes to MC and eth. markom 8337d 21h /or1k/tags/stable_0_1_0/
354 Fixed width of du_except. lampret 8338d 07h /or1k/tags/stable_0_1_0/
353 Cashes disabled. simons 8338d 18h /or1k/tags/stable_0_1_0/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8339d 21h /or1k/tags/stable_0_1_0/
351 Fixed some l.trap typos. lampret 8339d 22h /or1k/tags/stable_0_1_0/
350 For GDB changed single stepping and disabled trap exception. lampret 8339d 23h /or1k/tags/stable_0_1_0/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.