OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_1_0/] [or1ksim/] - Rev 97

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
67 Added simulator "application load". lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
65 Added DMMU stats. lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
64 SPR bit definition moved to spr_defs.h. lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8709d 19h /or1k/tags/stable_0_1_0/or1ksim/
62 OR1K DMMU model. lampret 8709d 20h /or1k/tags/stable_0_1_0/or1ksim/
60 Memory model changed. lampret 8744d 23h /or1k/tags/stable_0_1_0/or1ksim/
55 Added 'dv' command for dumping memory as verilog model. lampret 8760d 20h /or1k/tags/stable_0_1_0/or1ksim/
54 Regular maintenance. lampret 8760d 20h /or1k/tags/stable_0_1_0/or1ksim/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.