OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc2/] [or1ksim/] [cache/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1099 cvs bug fixed markom 7886d 16h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
1085 Bug fixed. simons 7899d 06h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7988d 19h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7990d 10h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 7996d 06h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
884 code cleaning - a lot of global variables moved to runtime struct markom 8032d 17h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
876 Beta release of ATA simulation rherveille 8040d 05h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
638 TLBTR CI bit is now working properly. simons 8191d 06h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
631 Real cache access is simulated now. simons 8194d 05h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/
626 store buffer added markom 8194d 18h /or1k/tags/stable_0_2_0_rc2/or1ksim/cache/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.