OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1200/] [rtl/] - Rev 1583

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1194 correct all the syntax errors dries 7608d 02h /or1k/trunk/or1200/rtl/
1188 Added support for rams with byte write access. simons 7624d 02h /or1k/trunk/or1200/rtl/
1186 Added support for rams with byte write access. simons 7625d 01h /or1k/trunk/or1200/rtl/
1184 Scan signals mess fixed. simons 7631d 18h /or1k/trunk/or1200/rtl/
1179 BIST interface added for Artisan memory instances. simons 7639d 21h /or1k/trunk/or1200/rtl/
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7706d 08h /or1k/trunk/or1200/rtl/
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7749d 11h /or1k/trunk/or1200/rtl/
1155 No functional change. Only added customization for exception vectors. lampret 7752d 13h /or1k/trunk/or1200/rtl/
1140 Fixed OR1200_CLKDIV_x_SUPPORTED defines. Fixed order of ifdefs. lampret 7765d 14h /or1k/trunk/or1200/rtl/
1139 Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description. lampret 7765d 14h /or1k/trunk/or1200/rtl/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.