OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1ksim/] [cpu/] - Rev 201

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
128 Added code to check debug unit after an exception chris 8426d 06h /or1k/trunk/or1ksim/cpu/
123 Bugs fixed:
- l.rfe temporarly disables exceptions
- l.sys does PC -= 4
- breakpoints now supported at peripheria locations
- uart0.rt/.tx nonexistent file segment fault

Other modifications:
- replaced string names to instruction indexes
- execute.c executes specified (in ISA table) function
- modified ISA table - flag needed for gdb
- added or32.c, which supports or32.h
- added new instructions l.mac, l.msb, l.maci, l.macrc
and their executing functions (opcodes to be revisited)
- added header acconfig.h
- modified configuration files
markom 8432d 04h /or1k/trunk/or1ksim/cpu/
102 Major update to include PM, PIC, Cache Mngmnt and non-interactive mode. lampret 8457d 12h /or1k/trunk/or1ksim/cpu/
99 *** empty log message *** lampret 8472d 13h /or1k/trunk/or1ksim/cpu/
98 Return value register is now r9. lampret 8472d 13h /or1k/trunk/or1ksim/cpu/
90 Added tick timer. lampret 8502d 21h /or1k/trunk/or1ksim/cpu/
83 Updates. lampret 8504d 04h /or1k/trunk/or1ksim/cpu/
82 Changed pctemp to pcnext. lampret 8504d 04h /or1k/trunk/or1ksim/cpu/
77 Regular update. lampret 8657d 10h /or1k/trunk/or1ksim/cpu/
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8676d 10h /or1k/trunk/or1ksim/cpu/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.