OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [tags/] [asyst_3/] - Rev 108

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
57 timeout irq must be set regardless of the rda irq (rda irq does not reset the
timeout counter).
mohor 8246d 11h /uart16550/tags/asyst_3/
56 thre irq should be cleared only when being source of interrupt. mohor 8246d 11h /uart16550/tags/asyst_3/
55 some synthesis bugs fixed gorban 8246d 23h /uart16550/tags/asyst_3/
54 LSR status bit 0 was not cleared correctly in case of reseting the FCR (rx fifo). mohor 8247d 12h /uart16550/tags/asyst_3/
53 Scratch register define added. mohor 8248d 13h /uart16550/tags/asyst_3/
52 Scratch register added gorban 8249d 02h /uart16550/tags/asyst_3/
51 Igor fixed break condition bugs gorban 8249d 02h /uart16550/tags/asyst_3/
50 Bug in LSR[0] is fixed.
All WISHBONE signals are now sampled, so another wait-state is introduced on all transfers.
gorban 8253d 07h /uart16550/tags/asyst_3/
49 committed the debug interface file gorban 8255d 00h /uart16550/tags/asyst_3/
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8256d 00h /uart16550/tags/asyst_3/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.