OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 391

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
371 Toolchain install script binutils commented out fix julius 5073d 12h /
370 Toolchain install script uclibc url fix julius 5073d 12h /
369 Toolchain build script binutils path fix julius 5073d 13h /
368 Toolchain script: adding sim url path julius 5073d 13h /
367 Fixup 1.0 release script julius 5073d 13h /
366 Version 1.0 toolchain script commit julius 5073d 13h /
365 Linux-2.6.34 patch update with updated USB ohs900 host julius 5076d 07h /
364 OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.

OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)

OR1200 spec updated to version 0.9, various updates.

OR1200 in ORPSoC and main OR1200 in sync, only difference is defines.
julius 5085d 06h /
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5085d 16h /
362 ORPSoCv2 verilator building working again. Board build fixes to follow julius 5087d 01h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.