OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5420d 17h /
48 Adds an initialization to keep GCC happy in jp1_ll_read_jp1. jeremybennett 5420d 20h /
47 debug proxy speed increase, block transfers possible with cpu aslong as dbg_interface has appropriate change, usb chip reinit function, changed some of the retry code in the usb transfer functions julius 5430d 04h /
46 debug interfaces now support byte and non-aligned accesses from gdb julius 5436d 04h /
45 Orpsoc eth test fix and script error message update julius 5443d 04h /
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5472d 04h /
43 Couple of fixes to ORPSoC, new linux patch version in toolchain script julius 5496d 01h /
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5511d 21h /
41 Update to or1k top julius 5514d 23h /
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5516d 04h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.