OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 635

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
615 cmov and extxx instructions; add, addi, and, andi now set flag markom 8183d 00h /
614 Changed to support new debug if. simons 8183d 07h /
613 init: trap exception occurs always; initialization of sr not needed anymore markom 8184d 05h /
612 Tick timer period extended to meet real timing. simons 8184d 06h /
611 EEAR register is not changed by trap, sys, int, tick and range exception. simons 8185d 07h /
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8185d 08h /
609 Added wb_err_o to flash and sram i/f for testing the buserr exception. lampret 8185d 08h /
608 Range exception removed from test. simons 8186d 03h /
607 single step steps just one instruction ^c bug fixed markom 8186d 03h /
606 raw register range bug fixed; acv_uart test passes markom 8187d 03h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.