OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] - Rev 139

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
139 add aditional alu destination to solve critical path. simont 7774d 03h /
138 Change buffering to save one clock per instruction. simont 7774d 03h /
137 change to fit xrom. simont 7774d 08h /
136 registering outputs. simont 7774d 08h /
135 prepared start of receiving if ren is not active. simont 7780d 07h /
134 fix bug in case execution of two data dependent instructions. simont 7780d 07h /
133 fix bug in substraction. simont 7780d 10h /
132 change branch instruction execution (reduse needed clock periods). simont 7784d 01h /
131 prepare programs for new timing. simont 7784d 01h /
130 prepared programs for new timing. simont 7784d 01h /
129 updated... simont 7784d 01h /
128 chance idat_ir to 24 bit wide simont 7793d 09h /
127 fix bug (cyc_o and stb_o) simont 7793d 09h /
126 define OC8051_XILINX_RAMB added simont 7793d 09h /
125 update, add prescaler, rclk, tclk. simont 7793d 09h /
124 add support for external rom from xilinx ramb4 simont 7793d 09h /
123 fiz bug iv pcs operation. simont 7795d 04h /
122 deifne OC8051_ROM added simont 7798d 09h /
121 Change pc add value from 23'h to 16'h simont 7798d 09h /
120 defines for pherypherals added simont 7799d 06h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.