OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_2/] [rtl/] - Rev 76

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
76 add module oc8051_sfr, 256 bytes internal ram simont 7951d 04h /8051/tags/rel_2/rtl
75 initial import simont 7951d 04h /8051/tags/rel_2/rtl
73 initial import simont 7959d 04h /8051/tags/rel_2/rtl
72 fix bug in interface to external data ram simont 7959d 06h /8051/tags/rel_2/rtl
67 add parameters for instruction cache simont 7963d 08h /8051/tags/rel_2/rtl
62 fix bugs in instruction interface simont 7964d 04h /8051/tags/rel_2/rtl
54 cahnge interface to instruction rom simont 7970d 02h /8051/tags/rel_2/rtl
47 remove unused files simont 7987d 03h /8051/tags/rel_2/rtl
46 prepared header simont 7987d 04h /8051/tags/rel_2/rtl
45 prepared header simont 7987d 04h /8051/tags/rel_2/rtl
44 prepared header simont 7987d 04h /8051/tags/rel_2/rtl
41 remove unused files simont 7987d 06h /8051/tags/rel_2/rtl
40 added sigals for interacting with external ram simont 8007d 08h /8051/tags/rel_2/rtl
38 fix some bugs simont 8014d 06h /8051/tags/rel_2/rtl
37 added signals ack, stb and cyc simont 8014d 06h /8051/tags/rel_2/rtl
36 fix bugs in mode 0 simont 8014d 06h /8051/tags/rel_2/rtl
32 overflow repaired simont 8015d 10h /8051/tags/rel_2/rtl
31 fix some bugs simont 8022d 03h /8051/tags/rel_2/rtl
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 8025d 09h /8051/tags/rel_2/rtl
29 fix some bugs simont 8025d 10h /8051/tags/rel_2/rtl

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.