OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] [aemb/] [branches/] [DEV_SYBREON/] - Rev 197

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
191 New directory structure. root 5589d 08h /aemb/branches/DEV_SYBREON
115 This commit was manufactured by cvs2svn to create branch 'DEV_SYBREON'. 5921d 10h /branches/DEV_SYBREON
114 changed MSR bits sybreon 5921d 10h /trunk
113 initial checkin sybreon 5921d 11h /trunk
112 *** empty log message *** sybreon 5921d 11h /trunk
111 added static assert hack sybreon 5921d 11h /trunk
110 added cache controls sybreon 5921d 14h /trunk
109 added interrupt controls (may need to be factorised out) sybreon 5921d 14h /trunk
108 changed semaphore case sybreon 5921d 15h /trunk
107 Added new C++ files sybreon 5923d 06h /trunk
106 Made code work with newlib's malloc(); sybreon 5992d 07h /trunk
105 Patch interrupt bug. sybreon 6003d 01h /trunk
104 Uses multiplier + barrel shifter as default. sybreon 6004d 09h /trunk
103 Patched problem where memory access followed by dual cycle instructions were not stalling correctly (submitted by M. Ettus) sybreon 6004d 10h /trunk
102 Fix MTS during interrupt vectoring bug (reported by M. Ettus). sybreon 6004d 10h /trunk
101 Made multiplier pause with pipeline sybreon 6014d 07h /trunk
100 multiplier issues sybreon 6014d 07h /trunk
99 Minor cleanup sybreon 6026d 02h /trunk
98 Minor typo sybreon 6026d 04h /trunk
97 Added malloc() test sybreon 6026d 04h /trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.