OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] - Rev 66

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 4120d 11h /mod_sim_exp/trunk/rtl/vhdl
65 updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package
JonasDC 4128d 03h /mod_sim_exp/trunk/rtl/vhdl
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 4128d 09h /mod_sim_exp/trunk/rtl/vhdl
62 not used anymore JonasDC 4128d 11h /mod_sim_exp/trunk/rtl/vhdl
61 updated comments, added optional altera constraint JonasDC 4128d 11h /mod_sim_exp/trunk/rtl/vhdl
60 generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates.
JonasDC 4131d 02h /mod_sim_exp/trunk/rtl/vhdl
59 added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates)
JonasDC 4131d 02h /mod_sim_exp/trunk/rtl/vhdl
55 updated resource usage in comments JonasDC 4135d 02h /mod_sim_exp/trunk/rtl/vhdl
54 generic fifo design: correctrly inferred by xilinx and altera JonasDC 4135d 02h /mod_sim_exp/trunk/rtl/vhdl
53 correctly inferred ram for altera dual port ram JonasDC 4135d 08h /mod_sim_exp/trunk/rtl/vhdl
52 correct inferring of blockram, no additional resources. JonasDC 4135d 09h /mod_sim_exp/trunk/rtl/vhdl
51 true dual port ram for xilinx JonasDC 4135d 10h /mod_sim_exp/trunk/rtl/vhdl
50 added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx
JonasDC 4135d 10h /mod_sim_exp/trunk/rtl/vhdl
45 chance run_auto port or mod_sim_exp_core to exp_m JonasDC 4215d 09h /mod_sim_exp/trunk/rtl/vhdl
44 toplevel of the Modular Simultaneous Exponentiation IP core for the PLB interface JonasDC 4219d 03h /mod_sim_exp/trunk/rtl/vhdl
43 made the core parameters generics JonasDC 4219d 03h /mod_sim_exp/trunk/rtl/vhdl
42 corrected wrong library name for mod_sim_exp_pkg JonasDC 4225d 11h /mod_sim_exp/trunk/rtl/vhdl
41 removed deprecated files from version control JonasDC 4225d 11h /mod_sim_exp/trunk/rtl/vhdl
40 adjusted core instantiation to new core module name JonasDC 4233d 15h /mod_sim_exp/trunk/rtl/vhdl
39 changed files to remove warnings from synthesis
last cell logic is simplified because of redundant logic
JonasDC 4234d 02h /mod_sim_exp/trunk/rtl/vhdl

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.