OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] - Rev 148

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
145 Add Dhrystone and CoreMark benchmarks to the simulation environment. olivier.girard 4412d 07h /openmsp430/trunk/core/sim
142 Beautify the linker script examples. olivier.girard 4433d 08h /openmsp430/trunk/core/sim
141 Update verification environment to support MSPGCC Uniarch (based on GCC 4.5 and later) olivier.girard 4437d 07h /openmsp430/trunk/core/sim
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4449d 17h /openmsp430/trunk/core/sim
134 Add full ASIC support (low-power modes, DFT, ...).
Improved serial debug interface reliability.
olivier.girard 4481d 08h /openmsp430/trunk/core/sim
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4578d 07h /openmsp430/trunk/core/sim
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4650d 08h /openmsp430/trunk/core/sim
115 Add linker script example. olivier.girard 4779d 09h /openmsp430/trunk/core/sim
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4788d 08h /openmsp430/trunk/core/sim
106 Separated the Timer A defines from the openMSP430 ones.
Added the "dbg_en" port in order to allow a separate reset of the debug interface.
Added the "core_en" port (when cleared, the CPU will stop execution, the dbg_freeze signal will be set and the aclk & smclk will be stopped).
Renamed "per_wen" to "per_we" to prevent confusion with active low signals.
Removed to missing unused flops when the DBG_EN is not defined (thanks to Mihai contribution).
olivier.girard 4844d 06h /openmsp430/trunk/core/sim
105 Removed dummy memory read access for the MOV/PUSH/CALL/RETI instructions.
These were not problematic but this is simply cleaner that way.
olivier.girard 4859d 07h /openmsp430/trunk/core/sim
103 Removed the timescale from all RTL files.
Added possibility to exclude the "includes" statements from the RTL.
olivier.girard 4864d 13h /openmsp430/trunk/core/sim
102 Fixed bug reported by Mihai ( http://opencores.org/bug,view,1955 ).
The following PUSH instructions are now working as expected:

- indexed mode: PUSH x(R1)
- indirect register mode: PUSH @R1
- indirect autoincrement: PUSH @R1+
olivier.girard 4865d 06h /openmsp430/trunk/core/sim
101 Cosmetic change in order to prevent an X propagation whenever executing a byte instruction with an uninitialized memory location as source. olivier.girard 4865d 08h /openmsp430/trunk/core/sim
99 Small fix for CVER simulator support. olivier.girard 4869d 08h /openmsp430/trunk/core/sim
98 Added support for VCS verilog simulator.
VPD and TRN waveforms can now be generated.
olivier.girard 4869d 08h /openmsp430/trunk/core/sim
95 Update some test patterns for the additional simulator supports. olivier.girard 4873d 08h /openmsp430/trunk/core/sim
94 Thanks to Mihai-Costin Manolescu's contribution, the simulation scripts now support the following simulators:
- Icarus Verilog
- Cver
- Verilog-XL
- NCVerilog
- Modelsim
olivier.girard 4873d 08h /openmsp430/trunk/core/sim
91 Fixed bug when an IRQ arrives while CPU is halted through the serial debug interface.
This bug is CRITICAL for people using working with interrupts and the Serial Debug Interface.
olivier.girard 4877d 08h /openmsp430/trunk/core/sim
86 Update serial debug interface test patterns to make them work with all program memory configurations. olivier.girard 4900d 05h /openmsp430/trunk/core/sim

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.