OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_47/] [or1ksim/] [tick/] - Rev 1782

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5580d 09h /or1k/tags/nog_patch_47/or1ksim/tick
1419 This commit was manufactured by cvs2svn to create tag 'nog_patch_47'. 7020d 16h /or1k/tags/nog_patch_47/or1ksim/tick
1410 Use the uorreg_t where it should be used nogj 7020d 16h /or1k/tags/nog_patch_47/or1ksim/tick
1408 Make the tick timer use the new debug functions nogj 7020d 16h /or1k/tags/nog_patch_47/or1ksim/tick
1390 * Change scheduler to count down to 0 instead of reaching a certain cycle
count.
* Change the SCHED_ADD interface to take a time out as the parameter instead of the number of cycles.
nogj 7020d 16h /or1k/tags/nog_patch_47/or1ksim/tick
1386 Rework exception handling nogj 7026d 20h /or1k/tags/nog_patch_47/or1ksim/tick
1376 aclocal && autoconf && automake phoenix 7054d 20h /or1k/tags/nog_patch_47/or1ksim/tick
1365 Pass a pointer as the user given argument in the schedular callback nogj 7061d 11h /or1k/tags/nog_patch_47/or1ksim/tick
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7070d 14h /or1k/tags/nog_patch_47/or1ksim/tick
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7187d 09h /or1k/tags/nog_patch_47/or1ksim/tick
1249 Downgrading back to automake-1.4 lampret 7440d 09h /or1k/tags/nog_patch_47/or1ksim/tick
1117 Ignore generated files for CVS purposes sfurman 7783d 09h /or1k/tags/nog_patch_47/or1ksim/tick
997 PRINTF should be used instead of printf; command redirection repaired markom 7971d 23h /or1k/tags/nog_patch_47/or1ksim/tick
970 Testbench is now running on ORP architecture platform. simons 7979d 10h /or1k/tags/nog_patch_47/or1ksim/tick
884 code cleaning - a lot of global variables moved to runtime struct markom 8015d 21h /or1k/tags/nog_patch_47/or1ksim/tick
876 Beta release of ATA simulation rherveille 8023d 09h /or1k/tags/nog_patch_47/or1ksim/tick
802 Cache and tick timer tests fixed. simons 8111d 23h /or1k/tags/nog_patch_47/or1ksim/tick
728 tick timer works with scheduler markom 8140d 21h /or1k/tags/nog_patch_47/or1ksim/tick
611 EEAR register is not changed by trap, sys, int, tick and range exception. simons 8184d 00h /or1k/tags/nog_patch_47/or1ksim/tick
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8187d 09h /or1k/tags/nog_patch_47/or1ksim/tick

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.