OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_61/] - Rev 1022

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7984d 16h /or1k/tags/nog_patch_61
1021 *** empty log message *** rherveille 7988d 19h /or1k/tags/nog_patch_61
1020 Fixed several bugs
Working version, tested on Bender hardware
rherveille 7988d 19h /or1k/tags/nog_patch_61
1019 fixed some bugs detected by Bender hardware rherveille 7988d 19h /or1k/tags/nog_patch_61
1018 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 7989d 02h /or1k/tags/nog_patch_61
1017 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 7989d 02h /or1k/tags/nog_patch_61
1016 64 bytes is the smallest packet size. simons 7989d 19h /or1k/tags/nog_patch_61
1015 Host type was not recognized. simons 7990d 04h /or1k/tags/nog_patch_61
1014 added _JBLEN definition for or1k ivang 7990d 18h /or1k/tags/nog_patch_61
1013 ORP architecture supported. simons 7990d 20h /or1k/tags/nog_patch_61
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7991d 13h /or1k/tags/nog_patch_61
1010 Import ivang 7995d 16h /or1k/tags/nog_patch_61
1009 Import ivang 7995d 17h /or1k/tags/nog_patch_61
1008 Import ivang 7995d 17h /or1k/tags/nog_patch_61
1007 Import ivang 7995d 17h /or1k/tags/nog_patch_61
1006 Import ivang 7995d 17h /or1k/tags/nog_patch_61
1005 Import ivang 7995d 17h /or1k/tags/nog_patch_61
1004 Now every ramdisk image should have init program. simons 7996d 02h /or1k/tags/nog_patch_61
1003 cuc temporary files are deleted upon exiting markom 7996d 02h /or1k/tags/nog_patch_61
1002 Now every ramdisk image should have init program. simons 7996d 02h /or1k/tags/nog_patch_61

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.