OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel-0-3-0-rc1/] [insight/] [include/] [opcode/] - Rev 1780

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5601d 13h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1749 This commit was manufactured by cvs2svn to create tag 'rel-0-3-0-rc1'. 5750d 18h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5750d 18h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1656 Pass the instruction operands as part of the op_queue structure. nogj 6747d 16h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1452 Implement a dynamic recompiler to speed up the execution nogj 7041d 20h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1444 Move the definitions needed for the simple execution model out of or32.h and into simpl32_defs.h nogj 7041d 20h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7104d 22h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7104d 22h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1341 Mark wich operand is the destination operand in the architechture definition nogj 7104d 23h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1338 l.ff1 instruction added andreje 7120d 20h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1256 page size is 8192 on or32 phoenix 7452d 16h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
1169 Added support for l.addc instruction. csanchez 7680d 16h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
879 Initial version of OpenRISC Custom Unit Compiler added markom 8042d 19h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
720 single floating point support added markom 8163d 02h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
706 insn_decode execution part replaced by generated function decode_execute; use --enable-simple to use runtime decoding markom 8168d 22h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
703 small optimizations to dissasemble markom 8170d 02h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
680 num_opcodes better because of linking. ivang 8179d 19h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
679 extern CONST int num_opcodes -> extern CONST unsigned int or32_num_opcodes. ivang 8179d 21h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
676 update of shared files markom 8181d 23h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode
662 GNU binutils merge. ivang 8186d 00h /or1k/tags/rel-0-3-0-rc1/insight/include/opcode

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.