OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0] - Rev 1184

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1184 Scan signals mess fixed. simons 7637d 06h /or1k/tags/stable_0_2_0
1183 OpenRISC port of gdb-5.3 straightforwardly derived from gdb-5.0 sfurman 7641d 22h /or1k/tags/stable_0_2_0
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7642d 00h /or1k/tags/stable_0_2_0
1179 BIST interface added for Artisan memory instances. simons 7645d 09h /or1k/tags/stable_0_2_0
1178 avoid another immu exception that should not happen phoenix 7674d 21h /or1k/tags/stable_0_2_0
1177 more informative output phoenix 7676d 03h /or1k/tags/stable_0_2_0
1176 Added comments. damonb 7676d 19h /or1k/tags/stable_0_2_0
1174 fix for immu exceptions that never should have happened phoenix 7677d 23h /or1k/tags/stable_0_2_0
1170 Added support for l.addc instruction. csanchez 7686d 03h /or1k/tags/stable_0_2_0
1169 Added support for l.addc instruction. csanchez 7686d 03h /or1k/tags/stable_0_2_0
1168 Added explicit alignment expressions. csanchez 7691d 13h /or1k/tags/stable_0_2_0
1167 Corrected offset of TSS field within task_struct. csanchez 7691d 13h /or1k/tags/stable_0_2_0
1166 Fixed problem with relocations of non-allocated sections. csanchez 7691d 13h /or1k/tags/stable_0_2_0
1165 timeout bug fixed; contribution by Carlos markom 7708d 07h /or1k/tags/stable_0_2_0
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7711d 20h /or1k/tags/stable_0_2_0
1160 added missing .rodata.* section into rom linker script phoenix 7742d 20h /or1k/tags/stable_0_2_0
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7754d 22h /or1k/tags/stable_0_2_0
1158 Added simple uart test case. lampret 7756d 00h /or1k/tags/stable_0_2_0
1157 Added syscall test case. lampret 7756d 00h /or1k/tags/stable_0_2_0
1156 Tick timer test case added. lampret 7756d 20h /or1k/tags/stable_0_2_0

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.